Skip to main content
Account
Fig. 1 | Nanoscale Research Letters

Fig. 1

From: Simulation Study of the Double-Gate Tunnel Field-Effect Transistor with Step Channel Thickness

Fig. 1

a 2D schematic diagram of the SC TFET, tsi1, and tsi2 are the channel thickness near the source region and the drain region, the asymmetry between the source and drain is obviously introduced. Cutline AA’ is the cutline along the horizontal direction. The vertical distance between the cutline and the surface of source region is 0.5 nm. b Transfer curves of the SC TFET and the conventional DG TFETs in log and linear scale

Back to article page

Navigation